# Advance Information Full Bridge Driver

The MC33253 is a full bridge driver including integrated charge pump, two independent high and low side driver channels.

The high and low side drivers include a cross conduction suppression circuit, which, if enabled, prevents the external power FETs from being on at the same time.

The drive outputs are capable to source and sink 1 A pulse peak current. The low side channel is referenced to ground, the high side channel is floating above ground.

A linear regulator provides a maximum of 15.5V to supply the low side gate driver stages. The high side driver stages are supplied with a 10V charge pump voltage. Such built–in feature, associated to external capacitor provides a full floating high side drive.

A under- and over-voltage protection prevents erratic system operation at abnormal supply voltages. Under fault, these functions force the driver stages into off state.

The logic inputs are compatible with standard CMOS or LSTTL outputs. The input hysteresis makes the output switching time independent of the input transition time.

The global enable logic signal can be used to disable the charge pump and all the bias circuit. The net advantage is the reducuction of the quiescent supply current to under  $10\mu$ A. To wake up the circuit, 5 V has to be provided at G EN.

A built-in single supply operational amplifier could be used to feedback information from the output load to the external MCU.

## Features:

- V<sub>CC</sub> Operating Voltage Range from 5.5 V up to 55 V
- V<sub>CC2</sub> Operating Voltage Range from 5.5 V up to 28 V
- Automotive Temperature Range –40°C to 125°C
- 1A Pulse Current Output Driver
- Fast PWM Capability
- Built-In Charge Pump
- Cross Conduction Supression Circuit

| F  | 55 VOLT<br>FULL BRIDGE DRIVER                                      |                                             |          |  |  |  |
|----|--------------------------------------------------------------------|---------------------------------------------|----------|--|--|--|
| 2  | 28<br>1<br>DW SUFFIX<br>PLASTIC PACKAGE<br>CASE 751F–05<br>(SO–28) |                                             |          |  |  |  |
|    | PIN CONNECTIONS<br>(TOP VIEW)<br>CASE 751F-05<br>(28 SOIC)         |                                             |          |  |  |  |
| 1  | V <sub>CC</sub><br>C2                                              | IS <sub>OUT</sub><br>G_EN                   | 28<br>27 |  |  |  |
| 3  | CP_OUT<br>SRC_HS <sub>1</sub>                                      | /CCS<br>SRC_HS <sub>2</sub>                 | 26<br>25 |  |  |  |
| 5  | gate_hs <sub>1</sub><br>/in_hs <sub>1</sub>                        | GATE_HS <sub>2</sub><br>/IN_HS <sub>2</sub> | 24<br>23 |  |  |  |
| 7  | IN_HS <sub>1</sub><br>/IN_LS <sub>1</sub>                          | IN_HS <sub>2</sub><br>/IN_LS <sub>2</sub>   | 22<br>21 |  |  |  |
| 9  | IN_LS <sub>1</sub>                                                 | IN_LS <sub>2</sub>                          | 20       |  |  |  |
| 10 |                                                                    | GATE_LS2                                    | 19<br>18 |  |  |  |
| 11 | GND1<br>LR_OUT                                                     | GND2<br>IS <sub>–IN</sub>                   | 17       |  |  |  |
| 13 | V <sub>CC2</sub>                                                   | IS <sub>+IN</sub>                           | 16       |  |  |  |
| 14 | GND_A                                                              | C1                                          | 15       |  |  |  |
|    | MC33253                                                            |                                             |          |  |  |  |

# ORDERING INFORMATION

| Device    | Temperature<br>Range                 | Package           |
|-----------|--------------------------------------|-------------------|
| MC33253DW | T <sub>A</sub> = - 40°C<br>to +125°C | Plastic<br>SOIC28 |

This document contains information on a new product. Specifications and information herein are subject to change without notice.



04/99



## ABSOLUTE MAXIMUM RATINGS

Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to GND.

| Rating                                        | Symbol           | Min  | Max  | Unit            |
|-----------------------------------------------|------------------|------|------|-----------------|
| Supply Voltage 1                              | VCC              | -0.3 | 60   | V <sub>DC</sub> |
| Supply Voltage 2                              | V <sub>CC2</sub> | -0.3 | 28   | V <sub>DC</sub> |
| Linear Regulator Output Voltage               | VLR_out          | -0.3 | 16   | V <sub>DC</sub> |
| High Side Floating Supply Absolute Voltage    | VCP_OUT          | -0.3 | 65   | V <sub>DC</sub> |
| High Side Floating Supply Offset Voltage      | VSRCHS           | -0.3 | 65   | V <sub>DC</sub> |
| High Side Floating Output Voltage             | VGATEHS          | -0.3 | 65   | V <sub>DC</sub> |
| Low Side Output Voltage                       | VGATELS          | -0.3 | 16   | V <sub>DC</sub> |
| Logic Input Voltage                           | V <sub>IN</sub>  | -0.3 | 10   | V <sub>DC</sub> |
| Max VPOSHS Slew Rate                          | dV/dt            | —    | 5.0  | V/ns            |
| Power Dissipation and Thermal Characteristics |                  |      |      |                 |
| Maximum Power Dissipation                     | PD               |      |      | W               |
| Thermal Resistance Junction-to-Air            | $R_{	heta}JA$    |      |      | °C/W            |
| Operating Junction Temperature                | Тј               | -40  | +150 | °C              |
| Storage Temperature                           | T <sub>stg</sub> | -65  | +150 | °C              |

## **OPERATING CONDITIONS**

(Typical values for  $T_A = 25^{\circ}C$ , Min/Max values for  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ )

| Rating                                     | Symbol           | Min                | Max                            | Unit |
|--------------------------------------------|------------------|--------------------|--------------------------------|------|
| Supply Voltage (VPower)                    | Vcc              | 5.5                | 55                             | V    |
| Supply Voltage 2 (VBATT)                   | V <sub>CC2</sub> | 5.5                | 28                             | V    |
| High Side Floating Supply Absolute Voltage | VCP_OUT          | V <sub>CC</sub> +4 | V <sub>CC</sub> +11 but<br><65 | V    |
| Logic Input Voltage                        | VIN              | 0                  | 10                             | V    |
| Ambient Temperature Range                  | Т <sub>А</sub>   | -40                | +125                           | °C   |

| Characteristic                                                     |        | Symbol             | Min                  | Тур                 | Max                  | Unit |
|--------------------------------------------------------------------|--------|--------------------|----------------------|---------------------|----------------------|------|
| LOGIC SECTION                                                      |        |                    |                      |                     |                      |      |
| Logic "1" Input Voltage (IN_LS & IN_HS)                            |        | VIH                | 2.0                  | -                   | 10                   | V    |
| Logic "0" Input Voltage (IN_LS & IN_HS)                            |        | VIL                | -                    | -                   | 0.8                  | V    |
| Wake Up Input Voltage (G_EN)                                       | 27     | VG_EN              | 4.5                  | 5.0 V               | V <sub>CC2</sub>     | V    |
| Wake Up Current (G_EN) VG_EN = 14 V                                | 27     | IG_EN              | -                    | 250                 | 500                  | μA   |
| LINEAR REGULATOR SECTION                                           |        |                    |                      |                     |                      |      |
| Linear Regulator VIrout @ VCC2 = 28 V                              | 12     | VIrout             | 13.5                 | -                   | 15.5                 | V    |
| $V_{Irout} @ V_{CC2} \le 12 V$                                     | 12     |                    | V <sub>CC2</sub> – 1 | -                   | 12                   |      |
| CHARGE PUMP SECTION                                                |        |                    |                      |                     |                      |      |
| Charge Pump Output Voltage, $I_{LOAD} = 0 \text{ mA}$              | 3      | VCP_OUT            | V <sub>CC</sub> + 8  | V <sub>CC</sub> + 9 | V <sub>CC</sub> + 11 | V    |
| Charge Pump Output Voltage, I <sub>LOAD</sub> = 7 mA               | 3      | VCP_OUT            | V <sub>CC</sub> + 8  | V <sub>CC</sub> + 9 | V <sub>CC</sub> + 11 | V    |
| UNDER/OVERVOLTAGE SECTION                                          |        |                    |                      |                     |                      |      |
| Under Voltage Shutdown V <sub>CC2</sub>                            | 13     | UV2                | 4.6                  | 5.1                 | 5.5                  | V    |
| Under Voltage Shutdown V <sub>CC</sub>                             | 1      | UV                 | 4.6                  | 5.1                 | 5.5                  | V    |
| Over Voltage Shutdown V <sub>CC</sub>                              | 1      | OV                 | 56                   | 64                  | 70                   | V    |
| Over Voltage Shutdown V <sub>CC2</sub>                             |        | OV2                | 28                   | 31                  | 34                   | V    |
| OUTPUT SECTION                                                     | •      | •                  |                      | •                   | •                    |      |
| Output Sink Resistor (turned off) $V_{GS}$ = 1.0 V                 |        | R <sub>DS</sub>    | -                    | -                   | 5.0                  | Ω    |
| Output Source Resistor (turned on) $\Delta V_{GS}$ = 0, 1V         |        | R <sub>DS</sub>    | -                    | -                   | 5.0                  | Ω    |
| High Side Gate Voltage ON State                                    | 5, 10  | VGS_HS             | -                    | -                   | V <sub>CC</sub> +11  | V    |
| High Side Gate Voltage OFF State (Reference to SRC_HS)             | 19, 24 | V <sub>GS_HS</sub> | -                    | _                   | 0.5                  | V    |
| Low Side Gate Voltage ON State                                     |        | V <sub>GS_LS</sub> | _                    | _                   | 15.5                 | V    |
| Low Side Gate Voltage OFF State                                    |        | V <sub>GS_LS</sub> | -                    | _                   | 0.5                  | V    |
| SENSE CURRENT AMPLIFIER SECTION (Internal V <sub>CC</sub> supply @ | 7V)    | •                  | 1                    |                     |                      |      |
| Output Dynamic Range (Isink/source = 200µA)                        | 28     | Vон                | 4.7                  | 5.0                 | -                    | V    |
|                                                                    |        | VOL                | -                    | -                   | 300                  | mV   |
| Open Loop Gain (at 25°C) (Note 2)                                  |        | A                  | -                    | 50                  | -                    | dB   |
| Input Bias Current                                                 | 16, 17 | IIB                | -                    | -                   | 1.0                  | μΑ   |
| Input Offset Voltage (at 25°C)                                     | 16, 17 | Vio                | -                    | 2.0                 | 5.0                  | mV   |
| Input Common Mode Range                                            |        | VICR               | -                    | -                   | 3.0                  | V    |
| Sink Capability ( $V_0 > 1.1V$ ) (Note 3)                          | 28     | Isink              | 2.0                  | 3.0                 | -                    | mA   |
| Source Capability ( $V_0 < 5V$ ) (Note 3)                          | 28     | Isource            | 2.0                  | 3.0                 | _                    | mA   |
| Gain Bandwidth Product                                             |        | GBW                | -                    | 1.8                 | -                    | MHz  |

**STATIC ELECTRICAL CHARACTERISTICS**  $V_{CC} = 12 \text{ V}$ ,  $V_{CC2} = 12 \text{ V}$ ,  $C_{CP} = 33 \text{ nF}$ ,  $G_{EN} = 4.5 \text{ V}$  unless otherwise specified. (Typical values for  $T_A = 25^{\circ}$ C, Min/Max values for  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C, unless otherwise specified)

NOTE 1 Rise time is given by time needed to charge the gate from 1.0 V to 10 V (vice versa for fall time) NOTE 2 Characterization only NOTE 3 Input Overdrive 1V

## SUPPLY SECTION

| Quiescent Supply Current $V_{CC2}$ (G_EN = 0)                                                                                                    |   | IQSD              | - | -   | 10  | μΑ |
|--------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------|---|-----|-----|----|
| Quiescent Supply Current V <sub>CC</sub> (G_EN = 0)                                                                                              |   | IQSD              | - | -   | 10  | μΑ |
| Supply Current V <sub>CC</sub>                                                                                                                   | 1 | IOP               | - | 0.5 | 3.0 | mA |
| Supply Current V <sub>CC2</sub>                                                                                                                  |   | IOP               | - | 5.0 | 8.0 | mA |
| <b>DYNAMIC ELECTRICAL CHARACTERISTICS</b> (Typical values for $T_A = 25^{\circ}C$ , Min/Max values for $T_A = -40^{\circ}C$ to $+125^{\circ}C$ ) |   |                   |   |     |     |    |
| Prop. Delay HS and LS between 50% input to 50% output, CI = 5.0 nF                                                                               |   | T <sub>PD</sub>   | - | 200 | 300 | ns |
| HS/LS Rise Time @ C <sub>I</sub> = 5.0 nF, 10% to 90%                                                                                            |   | T <sub>RISE</sub> | _ | 80  | 180 | ns |
| HS/LS Fall Time @ C <sub>I</sub> = 5.0 nF, 90% to 10%                                                                                            |   | T <sub>FALL</sub> | - | 80  | 180 | ns |

NOTE 1 Rise time is given by time needed to charge the gate from 1.0 V to 10 V (vice versa for fall time) NOTE 2 Characterization only NOTE 3 Input Overdrive 1V

#### **Driver Characteristics**

Turn–On:

For turn–on the current required to charge the gate source capacitor  $C_{iSS}$  in the specified time can be calculated as follows:

Peak Current for Rise/Fall Time (tr) and a typical Power-MosFET Gate Charge  ${\rm Q}_{\rm Q}$ 

 $I_P = Q_g/tr = 75 \text{ nC}/80 \text{ ns} \approx 1.0 \text{ A}$ 

Turn-Off:

The peak current for turn–off can be obtained in the same way as for turn–on.

In addition to the dynamically current, required to turn–off or turn–on the FET, various application related switching scenarios have to be considered:



The output driver sources a peak current of up to 1A for 200 ns to turn on the gate. After 200 ns 100 mA are provided continuously to maintain the gate charged.

The output driver sinks a peak current of up to 1A for 200 ns to turn off the gate. After 200 ns 100 mA are sinked continuously to maintain the gate discharged.

In order to withstand high dV/dt spikes (up to 10 V/ns) a low resistive path between gate and source is implemented during the off state.

#### **Driver Supply**

The High Side Driver is supplied from the internal charge pump buffered at CP\_OUT.

The low–drop regulator provides approx. 3.5 mA ( $f_{PWM} = 50$ kHz) per gate. In case of the full bridge that means approx. 14 mA, 7.0 mA for the high side and 7.0 mA for the low side.

(Note: The average current required to switch a gate with a frequency of 100 kHz is:

Average Current (Charge Pump) for PWM Frq. (fp<sub>WM</sub>) ICP =  $Q_q$ \*fp<sub>WM</sub> = 75 nC\*100 kHz = 7,5 mA A full bridge application switch only one high side and one low side at the same time.)

External capacitors on Charge Pump and on Linear Regulator are necessary to supply high peak current absorbed during switching.

The Low Side Driver is supplied from built in low drop regulator.

#### **Gate Protection**

The low side gate is protected by the internal linear regulator, which guarantees that VGATE\_LS does not exceed the maximum VGS.

Especially when working with the charge pump the voltage at POS\_HS can be up to 65 V!. The high side gate is clamped internally, in order to avoid a V<sub>GS</sub> exceeding 14 V.

The Gate protection does not include a Flyback Voltage Clamp that protects the driver and the external FET from a Flyback voltage that can appear when driving inductive load. This Flyback voltage can reach high negative voltage values and needs to be clamped externally.



Figure 2. Gate Protection and Flyback Voltage Clamp

## **TMOS Failure Protection**

All output driver stages are protected against TMOS failure conditions.

If one of the external power FETs is destroyed (Gate =  $V_{CC}$ , or Gate = Gnd) the function of the remaining output driver stages is not affected.

All output drivers are short circuit protected against short circuits to ground.

### **Cross Conduction Suppression**

The purpose of the cross conduction suppression is to avoid that high and low side FET are turned on at the same time, which prevents the half bridge power FETs of a shoot– through condition.

The CCS can be disabled / enabled by an external signal (/CCS).



## Logic Inputs

Logic Input Voltage Range: (Max. Operating) -0.3 V ... 10 V Wake Up Function: (G\_EN) 4.5 V ... V<sub>CC2</sub>

During Wake–Up the logic is supplied from the G\_EN pin.

#### Low Drop Linear Regulator

The low drop linear regulator provides the 5.0 V for the logic section of the driver, the V<sub>gs\_ls</sub> buffered at LR\_OUT and the +13.5 V for the charge pump, which generates the V<sub>gs\_hs</sub>.

The low drop linear regulator provides 3.5 mA average current per driver stage. If V<sub>CC2</sub> exceeds 14 V the output is limited to 14.5 V.

## **Charge Pump**

The charge pump generates the high side driver supply voltage ( $V_{gs_hs}$ ), buffered at CP\_OUT.

 $V_{gs_hs} = \breve{V}_{CC} + V_{CC2} - 1.2 V.$ 

The average output current is  $I_{CP} = 3.5 \text{ mA} (f_{PWM} = 50 \text{ kHz})$  per output driver.

The charge pump charges an external storage capacitor, which provides the peak switching current to the high side output drivers.

## Sense Current OP-Amp

Typically shunt resistivity is dimensioned as low as possible (50 mOhm/10 A). The typical voltage generated by sensing the current is in the range of 500 mV. The A/D input of typical micro controller is in the range of 5.0 V. That requires a voltage gain of 10.

### Over / Under Voltage Shutdown

The under voltage protection becomes active at V<sub>CC</sub> below 5.5 V and the overvoltage protection is activated at V<sub>CC</sub> above 55 V or at V<sub>CC2</sub> above 28 V.

If the OUV protection is activated the outputs are driven low, in order to switch off the FETs.

#### Protection

A protection against double battery and load dump spikes up to 55 V is given by  $V_{CC} = 55$  V.

A protection against reverse polarity is given by the external power FET with the free wheeling diodes, forming a conducting pass from ground to  $V_{CC}$ . An additional protection is not provided within the circuit.

There is a temperature shut down protector per each half bridge. It protects the circuitry against temperature damage by blocking the output drives.

# **APPLICATION DIAGRAM**

Both applications utilize the internal charge pump to provide the high side floating voltage. This voltage can be provided by an external source also.





## **PIN DEFINITIONS**

| Pin | Symbol           | Pin Description                    |
|-----|------------------|------------------------------------|
| 1   | Vcc              | Supply 1                           |
| 2   | C2               | Charge Pump Capacitor              |
| 3   | CP_OUT           | Charge Pump Out                    |
| 4   | SRC_HS1          | Source 1 Output High Side          |
| 5   | GATE_HS1         | Gate 1 Output High Side            |
| 6   | /IN_HS1          | Neg. Input High Side 1             |
| 7   | IN_HS1           | Pos. Input High Side 1             |
| 8   | /IN_LS1          | Neg. Input Low Side 1              |
| 9   | IN_LS1           | Pos. Input Low Side 1              |
| 10  | GATE_LS1         | Gate 1 Output Low Side             |
| 11  | GND1             | Ground                             |
| 12  | LR_OUT           | Linear Regulator Output            |
| 13  | V <sub>CC2</sub> | Supply 2                           |
| 14  | GND_A            | Analog Ground                      |
| 15  | C1               | Charge Pump Capacitor              |
| 16  | IS+              | Sense OpAmp Pos. Input             |
| 17  | IS-              | Sense OpAmp Neg. Input             |
| 18  | GND2             | Ground 2                           |
| 19  | GATE_LS2         | Gate 2 Output Low Side             |
| 20  | IN_LS2           | Pos. Input Low Side 2              |
| 21  | /IN_LS2          | Neg. Input Low Side 2              |
| 22  | IN_HS2           | Pos. Input High Side 2             |
| 23  | /IN_HS2          | Neg. Input High Side 2             |
| 24  | GATE_HS2         | Gate 2 Output High Side            |
| 25  | SRC_HS2          | Source 2 Output High Side          |
| 26  | /CCS             | Enable Cross Conduction Supression |
| 27  | G_EN             | Global Enable                      |
| 28  | IS_OUT           | Sense Current OpAmp Output         |

# PACKAGE DIMENSIONS



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and **()** are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447

#### Customer Focus Center: 1-800-521-6274

 Mfax™: RMFAX0@email.sps.mot.com
 - TOUCHTONE 1–602–244–6609

 Motorola Fax Back System
 - US & Canada ONLY 1–800–774–1848

 - http://sps.motorola.com/mfax/

 $\Diamond$ 

HOME PAGE: http://motorola.com/sps/



ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

JAPAN: Nippon Motorola Ltd.; SPD, Strategic Planning Office, 141,

4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan. 81-3-5487-8488



Mfax is a trademark of Motorola, Inc.